CSpace

浏览/检索结果: 共2条,第1-2条 帮助

已选(0)清除 条数/页:   排序方式:
A Robust Energy/Area-Efficient Forwarded-Clock Receiver With All-Digital Clock and Data Recovery in 28-nm CMOS for High-Density Interconnects 期刊论文
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 卷号: 24, 期号: 2, 页码: 578-586
作者:  Chen, Shuai;  Li, Hao;  Chiang, Patrick Yin
收藏  |  浏览/下载:38/0  |  提交时间:2019/12/13
All-digital clock and data recovery (ADCDR)  delay-locked loop (DLL)  forwarded-clock (FC) receiver  high-density interconnect  jitter tolerance  multicore processor  process variation  voltage and temperature drift  
Sinusoidal Clock Sampling for Multigigahertz ADCs 期刊论文
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 卷号: 58, 期号: 12, 页码: 2808-2815
作者:  Bai, Rui;  Wang, Jingguang;  Xia, Lingli;  Zhang, Feng;  Yang, Zongren;  Hu, Weiwu;  Chiang, Patrick
收藏  |  浏览/下载:68/0  |  提交时间:2019/12/16
Flash ADC  jitter  SFDR  sinusoidal clock