CSpace

浏览/检索结果: 共4条,第1-4条 帮助

已选(0)清除 条数/页:   排序方式:
A High-Output-Swing 64-Gb/s PAM-4 Transmitter with a 4-Tap Hybrid FFE in 28-nm CMOS 期刊论文
IEICE ELECTRONICS EXPRESS, 2024, 页码: 6
作者:  Xu, Hua;  Zheng, Xuqiang;  Wang, Zedong;  Cai, Chen;  Zhen, Wenxiang;  Yuan, Guojun;  Hao, Qinfen;  Guo, Xuan;  Jin, Zhi
收藏  |  浏览/下载:13/0  |  提交时间:2024/05/20
Baud-spaced de-emphasis BS-DE  feed-forward equalizer FFe  four level pulse amplitude modulation PAM-4  fractionally spaced pre emphassi FS-Pe  high speed transmitter  high swing  
Thread: Towards fine-grained precision reconfiguration in variable-precision neural network accelerator 期刊论文
IEICE ELECTRONICS EXPRESS, 2019, 卷号: 16, 期号: 14, 页码: 6
作者:  Zhang, Shichang;  Wang, Ying;  Chen, Xiaoming;  Han, Yinhe;  Wang, Yujie;  Li, Xiaowei
收藏  |  浏览/下载:86/0  |  提交时间:2019/12/10
DNN accelerator  variable bit-precision  bit-serial  bit-parallel  fine-grained precision  
A modified post-TnL vertex cache for the multi-shader embedded GPUs 期刊论文
IEICE ELECTRONICS EXPRESS, 2015, 卷号: 12, 期号: 10, 页码: 12
作者:  Wei, Jizeng;  Chang, Yisong;  Li, Bingchao;  Guo, Wei;  Sun, Jizhou
收藏  |  浏览/下载:50/0  |  提交时间:2019/12/13
computer graphics  embedded GPU  vertex cache  vertex/unified shader  triangle strip  
A signal degradation reduction method for memristor ratioed logic (MRL) gates 期刊论文
IEICE ELECTRONICS EXPRESS, 2015, 卷号: 12, 期号: 8, 页码: 6
作者:  Liu, Bosheng l;  Wang, Ying;  You, Zhiqiang;  Han, Yinhe;  Li, Xiaowei
收藏  |  浏览/下载:45/0  |  提交时间:2019/12/13
full adder  memristor ratioed logic (MRL) gate