CSpace  > 中国科学院计算技术研究所期刊论文  > 英文
A Case of On-Chip Memory Subsystem Design for Low-Power CNN Accelerators
Wang, Ying; Li, Huawei; Li, Xiaowei
2018-10-01
发表期刊IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
ISSN0278-0070
卷号37期号:10页码:1971-1984
摘要The rapid development of machine learning is enabling a plenty of novel applications, such as image and speech recognition for embedded and mobile devices. However, state-of-the-art deep learning models like convolutional neural networks (CNNs) are demanding so much on-chip storage and compute resources that they cannot be smoothly handled by low-power mobile or embedded systems. In order to fit large CNN models into mobile or more cutting-edge devices for IoT or cyberphysics applications, we proposed an efficient on-chip memory architecture for CNN inference acceleration, and showed its application to in-house single-instruction multiple-data structure machine learning processor. The redesigned on-chip memory subsystem, Memsqueezer, includes an active weight buffer and data buffer set that embraces specialized compression methods to reduce the footprint of CNN parameters (weights) and activation data, respectively. Memsqueezer buffer can compress the data and weight set according to the dataflow in computation, and it also includes a built-in redundancy detection mechanism that actively scans through the working-set of CNNs to boost their inference performance by eliminating the computation redundancy in CNN models. In our experiments, it is shown that the CNN processors with Memsqueezer buffers achieve more than 2x performance improvement and reduces 85% energy consumption on average over the conventional buffer design with the same area budget.
关键词Convolutional neural network (CNN) deep learning low power memory subsystem
DOI10.1109/TCAD.2017.2778060
收录类别SCI
语种英语
资助项目National Natural Science Foundation of China[61432017] ; National Natural Science Foundation of China[61504153] ; National Natural Science Foundation of China[61532017] ; National Natural Science Foundation of China[61402146] ; National Natural Science Foundation of China[61521092] ; National Key Research and Development Program of China[2016YFF0203500]
WOS研究方向Computer Science ; Engineering
WOS类目Computer Science, Hardware & Architecture ; Computer Science, Interdisciplinary Applications ; Engineering, Electrical & Electronic
WOS记录号WOS:000445264200005
出版者IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
引用统计
被引频次:11[WOS]   [WOS记录]     [WOS相关记录]
文献类型期刊论文
条目标识符http://119.78.100.204/handle/2XEOYT63/4917
专题中国科学院计算技术研究所期刊论文_英文
通讯作者Li, Huawei; Li, Xiaowei
作者单位Chinese Acad Sci, Inst Comp Technol, State Key Lab Comp Architecture, Beijing 100190, Peoples R China
推荐引用方式
GB/T 7714
Wang, Ying,Li, Huawei,Li, Xiaowei. A Case of On-Chip Memory Subsystem Design for Low-Power CNN Accelerators[J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS,2018,37(10):1971-1984.
APA Wang, Ying,Li, Huawei,&Li, Xiaowei.(2018).A Case of On-Chip Memory Subsystem Design for Low-Power CNN Accelerators.IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS,37(10),1971-1984.
MLA Wang, Ying,et al."A Case of On-Chip Memory Subsystem Design for Low-Power CNN Accelerators".IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS 37.10(2018):1971-1984.
条目包含的文件
条目无相关文件。
个性服务
推荐该条目
保存到收藏夹
查看访问统计
导出为Endnote文件
谷歌学术
谷歌学术中相似的文章
[Wang, Ying]的文章
[Li, Huawei]的文章
[Li, Xiaowei]的文章
百度学术
百度学术中相似的文章
[Wang, Ying]的文章
[Li, Huawei]的文章
[Li, Xiaowei]的文章
必应学术
必应学术中相似的文章
[Wang, Ying]的文章
[Li, Huawei]的文章
[Li, Xiaowei]的文章
相关权益政策
暂无数据
收藏/分享
所有评论 (0)
暂无评论
 

除非特别说明,本系统中所有内容都受版权保护,并保留所有权利。