CSpace

浏览/检索结果: 共49条,第1-10条 帮助

已选(0)清除 条数/页:   排序方式:
Design of a Compact Superconducting RSFQ Register File 期刊论文
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 页码: 8
作者:  Zhang, Kuozhong;  Zhang, Zhimin;  Tang, Guangming;  Ye, Xiaochun
收藏  |  浏览/下载:13/0  |  提交时间:2023/12/04
Registers  Clocks  Josephson junctions  Power transmission lines  Logic gates  Decoding  Program processors  RSFQ  register file  superconducting digital circuit  
A highly-random hopping sequence for jamming-resilient channel rendezvous in distributed cognitive radio networks 期刊论文
COMPUTERS & SECURITY, 2020, 卷号: 96, 页码: 12
作者:  Yang, Bo
收藏  |  浏览/下载:52/0  |  提交时间:2020/12/10
Cognitive radio networks  Hopping sequences  Distributed rendezvous algorithms  Chinese remainder theorem  Anti-jamming  Information entropy  
A Quaternary-Encoding-Based Channel Hopping Algorithm for Blind Rendezvous in Distributed IoTs 期刊论文
IEEE TRANSACTIONS ON COMMUNICATIONS, 2019, 卷号: 67, 期号: 10, 页码: 7316-7330
作者:  Zhang, Zengqi;  Yang, Bo;  Liu, Min;  Li, Zhongcheng;  Guo, Xiaobing
收藏  |  浏览/下载:34/0  |  提交时间:2020/12/10
Distributed rendezvous algorithm  hopping sequence design  6B/8B encoding  Chinese remainder theorem  
Using Local Clocks to Reproduce Concurrency Bugs 期刊论文
IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 2018, 卷号: 44, 期号: 11, 页码: 1112-1128
作者:  Wang, Zhe;  Wu, Chenggang;  Yuan, Xiang;  Wang, Zhenjiang;  Li, Jianjun;  Yew, Pen-Chung;  Huang, Jeff;  Feng, Xiaobing;  Lan, Yanyan;  Chen, Yunji;  Lai, Yuanming;  Guan, Yong
收藏  |  浏览/下载:77/0  |  提交时间:2019/08/16
Concurrency  bug reproducing  local clock  
无权访问的条目 学位论文
作者:  夏飞
Adobe PDF(3733Kb)  |  收藏  |  浏览/下载:0/0  |  提交时间:2017/07/04
无权访问的条目 学位论文
作者:  刘天义
Adobe PDF(4339Kb)  |  收藏  |  浏览/下载:0/0  |  提交时间:2017/07/05
无权访问的条目 学位论文
作者:  王慧
Adobe PDF(2172Kb)  |  收藏  |  浏览/下载:0/0  |  提交时间:2016/11/25
WBSP: A Novel Synchronization Mechanism for Architecture Parallel Simulation 期刊论文
IEEE TRANSACTIONS ON COMPUTERS, 2016, 卷号: 65, 期号: 3, 页码: 992-1005
作者:  Wu, Junmin;  Zhu, Xiaodong;  Li, Tao;  Sui, Xiufeng
收藏  |  浏览/下载:43/0  |  提交时间:2019/12/13
Cluster system  parallel simulation  full system simulation  lax synchronization  
A Robust Energy/Area-Efficient Forwarded-Clock Receiver With All-Digital Clock and Data Recovery in 28-nm CMOS for High-Density Interconnects 期刊论文
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 卷号: 24, 期号: 2, 页码: 578-586
作者:  Chen, Shuai;  Li, Hao;  Chiang, Patrick Yin
收藏  |  浏览/下载:41/0  |  提交时间:2019/12/13
All-digital clock and data recovery (ADCDR)  delay-locked loop (DLL)  forwarded-clock (FC) receiver  high-density interconnect  jitter tolerance  multicore processor  process variation  voltage and temperature drift  
无权访问的条目 学位论文
作者:  黄静
Adobe PDF(9984Kb)  |  收藏  |  浏览/下载:0/0  |  提交时间:2016/05/26